首页> 外文期刊>Electric power systems research >Phase-locked loop with DC-offset removal for single-phase grid-connected converters
【24h】

Phase-locked loop with DC-offset removal for single-phase grid-connected converters

机译:锁相环路具有用于单相网连接转换器的DC偏移拆卸

获取原文
获取原文并翻译 | 示例
       

摘要

DC-offset in the input of the phase-locked loop (PLL) is an emerging problem that causes oscillations in the estimated fundamental grid phase, frequency, and voltage amplitude. The DC-offset rejection in grid synchronization is a difficult task due to its low-frequency nature. This paper proposes a method to remove the DC-offset in the single-phase grid synchronization utilizing delay signal cancellation (DSC) and a variable-length time delay (VLTD) based PLL. The small-signal model, stability analysis, and controller gains selection are discussed. The proposed PLL is compared with other single-phase PLLs in terms of the phase settling time, the phase percent maximum overshoot, and the peak of the estimated frequency, to show its advantages.
机译:在锁相环(PLL)的输入中的DC偏移是出现问题,其在估计的基本网格相位,频率和电压幅度中导致振荡。 电网同步中的DC偏移抑制是由于其低频性质的困难任务。 本文提出了一种利用延迟信号消除(DSC)和基于可变长度的时间延迟(VLTD)的PLL来消除单相网格同步中的DC偏移的方法。 讨论了小信号模型,稳定性分析和控制器增益选择。 将所提出的PLL与其他单相PLL在相位沉降时间方面进行比较,相位百分比最大过冲和估计频率的峰值,以显示其优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号