首页> 外文期刊>International Journal of Electrical and Computer Engineering >An area efficient memory-less ROM design architecture for direct digital frequency synthesizer
【24h】

An area efficient memory-less ROM design architecture for direct digital frequency synthesizer

机译:一种用于直接数字频率合成器的区域高效内存ROM设计架构

获取原文
获取外文期刊封面目录资料

摘要

This paper introduces a new technique of designing a read-only memory (ROM) circuit, namely; memory-less ROM as a novel approach to designing the ROM lookup table (LUT) circuit for use in a direct digital frequency synthesizer (DDFS). The proposed DDFS design uses the pipelined phase accumulator (PA) based on the kogge-stone (KS) adder. Verilog HDL programming is encoded on the architecture circuit of pipelined PA and contrasted with other PA based on various adders. The obtained results define the KS adder as having good capabilities for improving the throughput. In addition to the quarter symmetry technique, the built memory-less ROM to obtain the quarter sine amplitude waveform is proposed and implemented in the DDFS system. The implementation of the proposed technique replaces the necessary ROM registers (384 D flip-flops) and multiplexers with simple logic gate circuits instead of traditional ROMs. This technique would reduce the area size and cell count by 56% and 32.6% respectively.
机译:本文介绍了一种设计只读存储器(ROM)电路的新技术,即;记忆更少的ROM作为设计用于直接数字频率合成器(DDFS)的ROM查找表(LUT)电路的新方法。所提出的DDFS设计使用基于Kogge-Stone(KS)加法器的流水线相位累加器(PA)。 Verilog HDL编程在流水线PA的体系结构电路上编码,并与基于各种加法器的其他PA对比。所获得的结果将KS加法器定义为具有改善吞吐量的良好能力。除了四分之一对称技术之外,在DDFS系统中提出并实现了所构建的内置存储器的ROM,以获得季度正弦幅度波形。所提出的技术的实现将必要的ROM寄存器(384d触发器)和多路复用器用简单的逻辑门电路而不是传统的ROM替换。该技术将降低面积大小和细胞计数分别为56%和32.6%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号