首页> 外文期刊>Journal of Zhejiang University. Science, A >Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder
【24h】

Highly parallel implementation of sub-pixel interpolation for AVS HDTV decoder

机译:AVS HDTV解码器的子像素插值的高度平行实现

获取原文
           

摘要

In this paper, we propose an effective VLSI architecture of sub-pixel interpolation for motion compensation in the AVS HDTV decoder. To utilize the similar arithmetical operations of 15 luma sub-pixel positions, three types of interpolation filters are proposed. A simplified multiplier is presented due to the limited range of input in the chroma interpolation process. To improve the processing throughput, a parallel and pipelined computing architecture is adopted. The simulation results show that the proposed hardware implementation can satisfy the real-time constraint for the AVS HDTV (1 920×1 088) 30 fps decoder by operating at 108 MHz with 38.18k logic gates. Meanwhile, it costs only 216 cycles to accomplish one macroblock, which means the B frame sub-pixel interpolation can be realized by using only one set of the proposed architecture under real-time constraints.
机译:在本文中,我们提出了一种有效的VLSI架构的子像素插值,用于AVS HDTV解码器中的运动补偿。为了利用相似的15亮度子像素位置的算术操作,提出了三种类型的内插滤波器。由于色度插补过程中的有限输入而提出了一种简化的乘法器。为了提高处理吞吐量,采用平行和流水线计算架构。仿真结果表明,通过以108MHz的逻辑门操作,所提出的硬件实现可以满足AVS HDTV(1 920×1 088)30 FPS解码器的实时约束。同时,实现一个宏块的成本仅需216个周期,这意味着通过在实时约束下仅使用一组所提出的架构,可以实现B帧子像素插值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号