首页> 外文期刊>Engineering and Applied Science Research >Design of power efficient, high-speed 4-bit comparator in UMC 180 nm technology
【24h】

Design of power efficient, high-speed 4-bit comparator in UMC 180 nm technology

机译:UMC 180 NM技术中功率高效,高速4位比较器的设计

获取原文
       

摘要

Power, Area, and Delay are the three important performance metrics used for analyzing any digital circuit. This paper explores different digital circuit design styles to achieve a better trade-off between the performance metrics. 4-bit Comparator based on 2’s complement addition principle is designed and implemented using these different digital circuit principles. Full adder and the other components required to implement 4-bit comparator are designed and implemented using Majority Gate Logic (MGL), Mirror Adder Logic (MAL), Complementary Pass Transistor Logic (CPL), Transmission Gate Logic (TGL) and Gate Diffusion Input Logic (GDI) for studying their performance under different stringent conditions of Temperature, Power supply, etc. The circuits are realized in the UMC 180 nm process using the Cadence Spectre Simulator with a power supply of 1.8 V.
机译:电源,区域和延迟是用于分析任何数字电路的三个重要性能度量。本文探讨了不同的数字电路设计风格,以实现性能指标之间的更好权衡。使用这些不同的数字电路原理设计和实现了基于2的补码附加原理的4位比较器。使用多数门逻辑(MGL),镜像加法器逻辑(MAL),互补通晶体管逻辑(CPL),传输门逻辑(TGL)和栅极扩散输入,设计和实现实施4位比较器所需的其他组件。逻辑(GDI)用于在不同严格的温度,电源等条件下进行性能。电路在UMC 180nm工艺中实现了使用1.8 V的电源的Cadence Specter Simulimator。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号