首页> 外文期刊>Procedia Computer Science >An Efficient 256-Tap Parallel FIR Digital Filter Implementation Using Distributed Arithmetic Architecture
【24h】

An Efficient 256-Tap Parallel FIR Digital Filter Implementation Using Distributed Arithmetic Architecture

机译:使用分布式算术架构的高效256抽头并行FIR数字滤波器实现

获取原文
           

摘要

This paper discusses FPGA implementation of Finite Impulse Response (FIR) filters using Distributed Arithmetic (DA) which substitute multiply and accumulate operations with a series of Look-Up-Table (LUT) accesses. Parallel FIR digital filter can be used either for high speed or low-power applications. The distributed arithmetic provides a multiplication-free method for calculating inner products of fixed-point data, based on table lookups of pre calculated partial products. The implementation results are provided to demonstrate a high-speed and low power proposed architecture. The proposed filter is implemented in very high speed integrated circuit hardware description language (VHDL) and verified via simulation. The proposed method offers average reductions of 60% in the number of LUT, 40% reduction in occupied slices and 50% reduction in the number gates for parallel FIR filter implementation.
机译:本文讨论了使用分布式算术(DA)的有限冲激响应(FIR)滤波器的FPGA实现,该算法用一系列查找表(LUT)访问代替乘法和累加运算。并行FIR数字滤波器可用于高速或低功率应用。分布式算法基于预先计算的部分乘积的表查询,提供了一种用于计算定点数据内积的无乘法方法。提供实施结果以演示高速低功耗提议的体系结构。所提出的滤波器以超高速集成电路硬件描述语言(VHDL)实现,并通过仿真进行了验证。所提出的方法为并行FIR滤波器的实现提供了平均60%的LUT减少,40%的占用切片减少和50%的门数量减少。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号