...
首页> 外文期刊>Procedia Computer Science >VLSI Implementation of a Rate Decoder for Structural LDPC Channel Codes
【24h】

VLSI Implementation of a Rate Decoder for Structural LDPC Channel Codes

机译:用于结构LDPC信道码的速率解码器的VLSI实现

获取原文
   

获取外文期刊封面封底 >>

       

摘要

This paper proposes a low complexity low-density parity check decoder (LDPC) design. The design mainly accomplishes a message passing algorithm and systolic high throughput architecture. The typical mathematical calculations are based on the observation that nodes with high log likelihood ratio provide almost same information in every iteration and can be considered as stationary, we propose an algorithm in which the parity check matrix H is updated to a reduced complexity form every time a stationary node is encountered which results in lesser number of numerical computations in subsequent iterations. In this paper, we contemplately focuses on computational complexity and the decoder design significantly benefits from the high throughput point of view and the various improvisations introduced at various levels of abstraction in the decoder design. Threshold Controlled Min Sum Algorithm implements the LDPC decoder design for a code compliant with wired and wireless applications. A high performance LDPC decoder has been designed that achieves a throughput of 0.890 Gbps. The whole design of LDPC Decoder is designed, simulated and synthesized using Xilinx ISE 13.1 EDA Tool.
机译:本文提出了一种低复杂度低密度奇偶校验解码器(LDPC)设计。该设计主要完成了消息传递算法和收缩期高吞吐量体系结构。典型的数学计算基于以下观察:具有高对数似然比的节点在每次迭代中提供几乎相同的信息,并且可以视为固定的,因此我们提出了一种算法,其中每次将奇偶校验矩阵H更新为降低的复杂度形式遇到一个固定节点,导致后续迭代中的数值计算数量减少。在本文中,我们预期将重点放在计算复杂性上,解码器设计将从高吞吐量的角度以及解码器设计中各个抽象级别引入的各种即兴创作中受益匪浅。阈值控制的最小和算法为与有线和无线应用兼容的代码实现了LDPC解码器设计。设计了一种高性能LDPC解码器,可实现0.890 Gbps的吞吐量。 LDPC解码器的整个设计是使用Xilinx ISE 13.1 EDA工具进行设计,仿真和综合的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号