首页> 外文期刊>MATEC Web of Conferences >A Novel 3-Input AND/XOR Gate Circuit for Reed-Muller Logic Applications
【24h】

A Novel 3-Input AND/XOR Gate Circuit for Reed-Muller Logic Applications

机译:适用于里德穆勒逻辑应用的新型三输入与/或门电路

获取原文
           

摘要

3-input AND/XOR is the basic complex gate of Reed-Muller logic. Low energy consumption is important for Reed-Muller logic circuit implementation. Against the drawbacks of the published gate-level and transistor-level 3-input AND/XOR gate design in power and power delay product (PDP), a low energy consumption 3-input AND/XOR gate is proposed by employing multi-rails and hybrid-CMOS techniques to improve its speed and short the signal transimission path. Under 55nm CMOS process, post-simulations in different process corners are carried out by using HSPICE and compared with the published circuits. Simulation results show that the proposed circuit has advantages over published designs. For typical process corners, the improvement of the proposed circuit can be up to 27.21%, 19.23% and 35.39%, respectively, in terms of power, delay and power delay product.
机译:3输入AND / XOR是里德-穆勒逻辑的基本复数门。低功耗对于Reed-Muller逻辑电路的实现非常重要。针对功率和功率延迟乘积(PDP)中已发布的栅极级和晶体管级三输入AND / XOR门设计的缺点,提出了一种采用多轨和低功耗的三输入AND / XOR门。混合CMOS技术可提高其速度并缩短信号传输路径。在55nm CMOS工艺下,使用HSPICE在不同工艺角进行后仿真,并将其与已发布的电路进行比较。仿真结果表明,所提出的电路具有优于公开设计的优势。对于典型的工艺角,在功率,延迟和功率延迟乘积方面,所建议电路的改进分别可以达到27.21%,19.23%和35.39%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号