...
首页> 外文期刊>International Journal of Engineering Research and Applications >Design Of High Performance CMOS Dynamic Latch Comparator
【24h】

Design Of High Performance CMOS Dynamic Latch Comparator

机译:高性能CMOS动态锁存比较器的设计

获取原文
   

获取外文期刊封面封底 >>

       

摘要

High performance analog to digital converters (ADC), memory sense amplifiers, and Radio Frequency identification applications, data receivers with less area and power efficient designs has attracted a broad range of dynamic comparators. This paper presents an ameliorate design for a dynamic latch based comparator in attaining high performance. The comparators accuracyis mainly defined by two factors they are speed and power consumption. The latch based comparator has two different stages encompassing of a dynamic differential input gain stage and an output latch.The output node in the differential gain stage of proposed comparator requires lesser time to regain higher charge potential
机译:高性能模数转换器(ADC),存储器读出放大器和射频识别应用,面积更小,功率效率更高的数据接收器吸引了广泛的动态比较器。本文提出了一种基于动态锁存器的比较器的改进设计,以实现高性能。比较器的精度主要由两个因素定义,即速度和功耗。基于锁存器的比较器具有两个不同的阶段,包括动态差分输入增益级和输出锁存器。建议的比较器的差分增益级中的输出节点需要较少的时间来恢复较高的充电电位

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号