首页> 外文期刊>Indian Journal of Science and Technology >FPGA implementation of improved version of the Vigenere cipher
【24h】

FPGA implementation of improved version of the Vigenere cipher

机译:改进版Vigenere密码的FPGA实现

获取原文
       

摘要

The use of cryptography has become increasingly important in recent years. Currently there are several good methods for encryption like AES and DES. Both of these algorithms require several rounds to encrypt a relatively small block of data. Stream ciphers, like Vigenere and Caesar in particular, only require one round. The Vigenere and Caesar ciphers, however, can be easily broken. Improved version of the Vigenere algorithm is obtained by adding random bits of padding to each byte to diffuse the language characteristics and this make the cipher unbreakable. In this paper we will present an efficient method for hardware implementation of the improved Vigenere algorithm.
机译:近年来,密码术的使用变得越来越重要。当前,有几种不错的加密方法,例如AES和DES。这两种算法都需要几轮来加密相对较小的数据块。流密码,特别是Vigenere和Caesar,仅需要一轮。但是,Vigenere和Caesar密码很容易被破坏。 Vigenere算法的改进版本是通过将填充的随机位添加到每个字节以扩散语言特征而获得的,从而使密码坚不可摧。在本文中,我们将为改进的Vigenere算法的硬件实现提供一种有效的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号