首页> 外文期刊>VLSI Design >Weighted Transition Based Reordering, Columnwise Bit Filling, and Difference Vector: A Power-Aware Test Data Compression Method
【24h】

Weighted Transition Based Reordering, Columnwise Bit Filling, and Difference Vector: A Power-Aware Test Data Compression Method

机译:基于加权过渡的重排序,按列填充和差分矢量:一种能识别功耗的测试数据压缩方法

获取原文
       

摘要

Test data compression is the major issues for the external testing of IP core-based SoC. From a large pool of diverse available techniques for compression, run length-based schemes are most appropriate for IP cores. To improve the compression and to reduce the test power, the test data processing schemes like “don't care bit filling” and “reordering” which do not require any modification in internal structure and do not demand use of any test development tool can be used for SoC-containing IP cores with hidden structure. The proposed “Weighted Transition Based Reordering-Columnwise Bit Filling-Difference Vector (WTR-CBF-DV)” is a modification to earlier proposed “Hamming Distance based Reordering—Columnwise Bit Filling and Difference vector.” This new method aims not only at very high compression but also aims at shift in test power reduction without any significant on-chip area overhead. The experiment results on ISCAS89 benchmark circuits show that the test data compression ratio has significantly improved for each case. It is also noteworthy that, in most of the case, this scheme does not involve any extra silicon area overhead compared to the base code with which it used. For few cases, it requires an extra XOR gate and feedback path only. As application of this scheme increases run length of zeroes in test set, as a result, the number of transitions during scan shifting is reduced. This may lower scan power. The proposed scheme can be easily integrated into the existing industrial flow.
机译:测试数据压缩是基于IP内核的SoC外部测试的主要问题。从大量可用的多种压缩技术中,基于运行长度的方案最适合IP内核。为了提高压缩率并降低测试能力,可以使用不需要“在内部结构上进行任何修改且不需要使用任何测试开发工具”的测试数据处理方案,例如“无关位填充”和“重新排序”。用于具有隐藏结构的包含SoC的IP内核。提议的“基于加权过渡的重排序-逐列位填充-差向量(WTR-CBF-DV)”是对先前提出的“基于汉明距离的重新排序-逐列位填充和差向量”的修改。这种新方法不仅针对非常高的压缩率,而且旨在降低测试功耗,而没有任何明显的芯片面积开销。在ISCAS89基准电路上的实验结果表明,每种情况下的测试数据压缩率都得到了显着提高。还值得注意的是,在大多数情况下,与使用的基本代码相比,此方案不涉及任何额外的硅面积开销。在少数情况下,它仅需要一个额外的XOR门和反馈路径。随着该方案的应用,测试集中的零游程长度增加,结果,扫描移位期间的转换次数减少了。这可能会降低扫描功率。所提出的方案可以容易地整合到现有的工业流程中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号