...
首页> 外文期刊>VLSI Design >Low-Power Built-In Self-Test Techniques for Embedded SRAMs
【24h】

Low-Power Built-In Self-Test Techniques for Embedded SRAMs

机译:适用于嵌入式SRAM的低功耗内置自测试技术

获取原文
   

获取外文期刊封面封底 >>

       

摘要

The severity of power consumption during parallel BIST of embedded memory cores is growing significantly. In order to alleviate this problem, arow bank-basedprecharge technique based on the divided wordline (DWL) architecture is proposed for low-power testing of embedded SRAMs. The memory cell array is first divided intorow banks. The effectiveness of the row bank-based precharge technique is due to the predictable address sequence during test. In low-power test mode, instead of precharging the entire memory array, only the current accessed row bank is precharged. This will result in significant power saving for the precharge circuitry. The precharge power can be reduced to1/bof that of the traditional precharge techniques, wherebdenotes the number of row banks in the memory array. With simple transmission gates and inverters, the modified precharge control circuitry was also designed. The hardware overhead for implementing the low-power technique is almost negligible. Moreover, the corresponding BIST design to implement the low-power technique is almost the same as the conventional BIST designs. It is also notable that the inherent low-power characteristics of the DWL architecture can be preserved. According to experimental results, 48.9% power reduction can be achieved for a 256×256 bit-oriented SRAM. The memory is divided into 8 row banks. Moreover, if the number of row banks increases, the power saving will also increase.
机译:嵌入式内存内核的并行BIST期间功耗的严重性正在显着增长。为了缓解这一问题,提出了一种基于划分字线(DWL)架构的基于长排的预充电技术,用于嵌入式SRAM的低功耗测试。首先将存储单元阵列划分为行存储体。基于行存储的预充电技术的有效性归因于测试过程中可预测的地址序列。在低功耗测试模式下,不是对整个存储器阵列进行预充电,而是仅对当前访问的行存储库进行预充电。这将大大节省预充电电路的功率。预充电功率可以降低到传统预充电技术的1 / b,其中b表示存储器阵列中的行存储体数量。利用简单的传输门和逆变器,还设计了改进的预充电控制电路。实施低功耗技术的硬件开销几乎可以忽略不计。此外,用于实现低功耗技术的相应BIST设计与常规BIST设计几乎相同。还值得注意的是,可以保留DWL体系结构的固有低功耗特性。根据实验结果,对于256×256位定向SRAM可以实现48.9%的功耗降低。存储器分为8行存储区。此外,如果增加行存储区的数量,则节能也将增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号