首页> 外文期刊>Turkish Journal of Electrical Engineering and Computer Sciences >Performance analysis and optimization of cluster-based mesh FPGA architectures: design methodology and CAD tool support
【24h】

Performance analysis and optimization of cluster-based mesh FPGA architectures: design methodology and CAD tool support

机译:基于集群的网状FPGA架构的性能分析和优化:设计方法和CAD工具支持

获取原文
           

摘要

Field programmable gate arrays (FPGAs) have become an attractive implementation medium for digital circuits. FPGA design's big challenge is to find a good trade-off between flexibility and performance in terms of power dissipation, area density, and delay. This paper presents a new cluster-based FPGA architecture combining mesh and hierarchical interconnect topologies. Based on experimental method and benchmarks circuit implementation, this work provides a detailed exploration and analyses of the effect of cluster functionality on the proposed cluster-based FPGA in terms of power dissipation, area density, and delay. The exploration results showed that architecture with high cluster size provides high speed performance and low power dissipation. We noted also that architecture with small cluster size is more efficient in terms of area. Look-up-table (LUT) exploration showed that using architecture with 4-input LUT offers the best trade-off between power dissipation, area density, and delay.
机译:现场可编程门阵列(FPGA)已成为数字电路的一种有吸引力的实现介质。 FPGA设计的最大挑战是要在功耗,面积密度和延迟方面在灵活性和性能之间找到良好的平衡。本文提出了一种新的基于簇的FPGA架构,该架构结合了网格和分层互连拓扑。基于实验方法和基准电路实现,这项工作从功耗,面积密度和延迟方面,对所提出的基于集群的FPGA的集群功能的影响进行了详细的探索和分析。探索结果表明,具有高群集大小的体系结构可提供高速性能和低功耗。我们还注意到,集群规模较小的体系结构在面积方面更有效。查找表(LUT)的研究表明,将架构与4输入LUT结合使用可在功耗,面积密度和延迟之间取得最佳平衡。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号