首页> 外文期刊>ETRI journal >5.2 mW 61 dB SNDR 15 MHz Bandwidth CT ΔΣ Modulator Using Single Operational Amplifier and Single Feedback DAC
【24h】

5.2 mW 61 dB SNDR 15 MHz Bandwidth CT ΔΣ Modulator Using Single Operational Amplifier and Single Feedback DAC

机译:使用单个运算放大器和单个反馈DAC的5.2mW 61dB SNDR 15MHz带宽CTΔΣ调制器

获取原文
           

摘要

We propose an architecture that reduces the power consumption and active area of such a modulator through a reduction in the number of active components and a simplification of the topology. The proposed architecture reduces the power consumption and active area by reducing the number of active components and simplifying the modulator topology. A novel second-order loop filter that uses a single operational amplifier resonator reduces the number of active elements and enhances the controllability of the transfer function. A trapezoidal-shape half-delayed return-to-zero feedback DAC eliminates the loop-delay compensation circuitry and improves pulse-delay sensitivity. These simple features of the modulator allow higher frequency operation and more design flexibility. Implemented in a 130 nm CMOS technology, the prototype modulator occupies an active area of 0.098 mm2 and consumes 5.23 mW power from a 1.2 V supply. It achieves a dynamic range of 62 dB and a peak SNDR of 60.95 dB over a 15 MHz signal bandwidth with a sampling frequency of 780 MHz. The figure-of-merit of the modulator is 191 fJ/conversion-step.
机译:我们提出了一种架构,该架构通过减少有源组件的数量和简化拓扑来减少此类调制器的功耗和有源区域。所提出的架构通过减少有源组件的数量并简化了调制器拓扑结构,从而降低了功耗和有源区域。使用单个运算放大器谐振器的新型二阶环路滤波器可减少有源元件的数量并增强传递函数的可控制性。梯形半延迟归零反馈DAC消除了环路延迟补偿电路,并提高了脉冲延迟灵敏度。调制器的这些简单功能允许更高的频率操作和更大的设计灵活性。原型调制器采用130 nm CMOS技术实现,占用0.098 mm2的有效面积,并通过1.2 V电源消耗5.23 mW的功率。它在15 MHz信号带宽上以780 MHz的采样频率实现62 dB的动态范围和SNDR的峰值60.95 dB。调制器的品质因数为191 fJ /转换步长。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号