...
首页> 外文期刊>EURASIP journal on image and video processing >Real-time stereo matching architecture based on 2D MRF model: a memory-efficient systolic array
【24h】

Real-time stereo matching architecture based on 2D MRF model: a memory-efficient systolic array

机译:基于2D MRF模型的实时立体声匹配架构:内存高效的脉动阵列

获取原文
   

获取外文期刊封面封底 >>

       

摘要

There is a growing need in computer vision applications for stereopsis, requiring not only accurate distance but also fast and compact physical implementation. Global energy minimization techniques provide remarkably precise results. But they suffer from huge computational complexity. One of the main challenges is to parallelize the iterative computation, solving the memory access problem between the big external memory and the massive processors. Remarkable memory saving can be obtained with our memory reduction scheme, and our new architecture is a systolic array. If we expand it into N's multiple chips in a cascaded manner, we can cope with various ranges of image resolutions. We have realized it using the FPGA technology. Our architecture records 19 times smaller memory than the global minimization technique, which is a principal step toward real-time chip implementation of the various iterative image processing algorithms with tiny and distributed memory resources like optical flow, image restoration, etc.
机译:在计算机视觉应用中,对于立体视的需求不断增长,不仅需要精确的距离,而且需要快速紧凑的物理实现。全球能源最小化技术可提供非常精确的结果。但是它们遭受巨大的计算复杂性。主要挑战之一是并行化迭代计算,解决大外部存储器和大型处理器之间的存储器访问问题。通过我们的内存减少方案,可以显着节省内存,而我们的新体系结构是脉动阵列。如果我们以级联的方式将其扩展到N的多个芯片,则可以应对各种范围的图像分辨率。我们已经使用FPGA技术实现了它。我们的架构记录的内存比全局最小化技术小19倍,这是朝着实时芯片实现各种迭代图像处理算法迈出的重要一步,这些算法使用光流,图像恢复等小型且分布式的存储资源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号