首页> 外文期刊>Eurasip Journal on Wireless Communications and Networking >Configurable M-factor VLSI DVB-S2 LDPC decoder architecture with optimized memory tiling design
【24h】

Configurable M-factor VLSI DVB-S2 LDPC decoder architecture with optimized memory tiling design

机译:具有优化的存储器切片设计的可配置M因子VLSI DVB-S2 LDPC解码器架构

获取原文
           

摘要

Semi-parallel architectures for decoding Digital Video Broadcasting-Satellite 2 (DVB-S2) Low-Density Parity-Check (LDPC) codes have improved Very Large Scale Integration (VLSI) solutions, but their design is challenging from several perspectives. In order to conveniently exploit parallelism for obtaining VLSI LDPC decoders that occupy small circuit areas and demand low power consumption, we propose in this article a novel ASIC reconfigurable approach that exploits efficiently the memory block reshaping required to use a reduced number of processor nodes. We exploit different memory tiling configurations to reduce the memory area about 20%. The proposed architecture was synthesized for a 90 nm process design with a variable number of processor nodes and a competitive circuit area of 6.2 mm2 was achieved. The operating frequency simultaneously guarantees throughputs superior to 90 Mbps, as required by DVB-S2, and low levels of power consumption.
机译:用于解码卫星数字视频广播2(DVB-S2)低密度奇偶校验(LDPC)码的半并行体系结构已改进了超大规模集成(VLSI)解决方案,但从几个角度来看,它们的设计都具有挑战性。为了方便地利用并行性来获得占用电路面积小且要求低功耗的VLSI LDPC解码器,我们在本文中提出了一种新颖的ASIC可重配置方法,该方法可有效利用利用数量减少的处理器节点所需的存储块重塑。我们利用不同的内存切片配置将内存面积减少约20%。所提出的架构是针对具有可变数量的处理器节点的90 nm工艺设计而合成的,竞争电路面积达到了6.2 mm 2 。工作频率可同时确保DVB-S2要求的吞吐量超过90 Mbps,并且功耗低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号