...
首页> 外文期刊>ITB Journal of Information and Communication Technology >VLSI Architecture for Configurable and Low-Complexity Design of Hard-Decision Viterbi Decoding Algorithm
【24h】

VLSI Architecture for Configurable and Low-Complexity Design of Hard-Decision Viterbi Decoding Algorithm

机译:硬决策维特比解码算法的可配置和低复杂度设计的VLSI架构

获取原文
           

摘要

Convolutional encoding and data decoding are fundamental processes in convolutional error correction. One of the most popular error correction methods in decoding is the Viterbi algorithm. It is extensively implemented in many digital communication applications. Its VLSI design challenges are about area, speed, power, complexity and configurability. In this research, we specifically propose a VLSI architecture for a configurable and low-complexity design of a hard-decision Viterbi decoding algorithm. The configurable and low-complexity design is achieved by designing a generic VLSI architecture, optimizing each processing element (PE) at the logical operation level and designing a conditional adapter. The proposed design can be configured for any predefined number of trace-backs, only by changing the trace-back parameter value. Its computational process only needs N? +?2 clock cycles latency, with N is the number of trace-backs. Its configurability function has been proven for N? =?8, N? =?16, N? =?32 and N? =?64. Furthermore, the proposed design was synthesized and evaluated in Xilinx and Altera FPGA target boards for area consumption and speed performance.
机译:卷积编码和数据解码是卷积纠错中的基本过程。维特比算法是解码中最流行的纠错方法之一。它在许多数字通信应用中得到了广泛实施。其VLSI设计挑战涉及面积,速度,功率,复杂性和可配置性。在这项研究中,我们专门提出了一种VLSI架构,用于硬决策维特比解码算法的可配置和低复杂度设计。通过设计通用VLSI架构,在逻辑操作级别优化每个处理元素(PE)并设计条件适配器,可以实现可配置且低复杂度的设计。仅通过更改回溯参数值,即可针对任何预定义数量的回溯配置建议的设计。它的计算过程只需要N? +?2个时钟周期延迟,其中N为回溯次数。它的可配置性功能已被N证明。 =?8,N? =?16,N? =?32和N? =?64。此外,在Xilinx和Altera FPGA目标板上综合并评估了拟议的设计,以节省面积并提高速度性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号