...
首页> 外文期刊>Consumer Electronics, IEEE Transactions on >Design of a low-area, high-throughput LDPC decoder using shared memory banks for DVB-S2
【24h】

Design of a low-area, high-throughput LDPC decoder using shared memory banks for DVB-S2

机译:使用DVB-S2共享存储库的低面积,高吞吐量LDPC解码器的设计

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a high throughput LDPC decoder architecture for DVB-S2, a second generation standard for European satellite digital video broadcasting system. DVB-S2 standard specifies higher order modulation and powerful FEC system based on LDPC codes concatenated with BCH code. DVB-S2 has been gradually replacing DVB-S for global satellite digital TVs, and many HDTV channels are served by DVB-S2 standard in Europe and Japan. The proposed decoder architecture clusters bitnodes and checknodes into groups by utilizing of periodic nature of parity check matrix. Each of these node groups are assigned to a functional modules which perform calculations required at bitnodes and checknodes. These functional modules exchange data through shared memory banks to maximize parallel accesses. Implementation of the proposed architecture exhibits the throughput of 277 Mbps, 9% improvements over previous architecture, while the area is reduced by as much as 52%.
机译:本文介绍了用于DVB-S2的高吞吐量LDPC解码器体系结构,这是欧洲卫星数字视频广播系统的第二代标准。 DVB-S2标准基于与BCH码串联的LDPC码,规定了更高阶的调制和功能强大的FEC系统。 DVB-S2已逐渐取代DVB-S,用于全球卫星数字电视,欧洲和日本的许多HDTV频道均采用DVB-S2标准。所提出的解码器体系结构通过利用奇偶校验矩阵的周期性来将比特节点和校验节点聚类为组。这些节点组中的每一个都分配给一个功能模块,这些功能模块执行位节点和校验节点所需的计算。这些功能模块通过共享存储库交换数据,以最大程度地提高并行访问。拟议架构的实现实现了277 Mbps的吞吐量,比以前的架构提高了9%,而面积却减少了52%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号