首页> 外文期刊>International Journal of Electrical and Computer Engineering >An Improved Design of Linear Congruential Generator based on Wordlengths Reduction Technique into FPGA
【24h】

An Improved Design of Linear Congruential Generator based on Wordlengths Reduction Technique into FPGA

机译:基于字长缩减技术的线性同余发生器的改进设计。

获取原文
       

摘要

This paper exposes an improved design of linear congruential generator (LCG) based on wordlengths reduction technique into FPGA. The circuit is derived from LCG algorithm proposed by Lehmer and the previous design. The wordlengths reduction technique has been developed more in order to simplify further circuit. The proposed design based on the fact that in applications only specific input data were used. Some nets connections between blocks of the circuit are ignored or truncated. Simulations either behavior or timing have been done and the results is similar to its algorithm. Four best Xilinx chips have been chosen to extract comparison data of speed and occupied area. Further comparison of occupied area in terms of flip-flop and full adder has been made. In general, the proposed design overcome the previous published LCG circuit.
机译:本文将基于字长缩减技术的线性同余生成器(LCG)的改进设计引入到FPGA中。该电路源于Lehmer提出的LCG算法和先前的设计。为了简化进一步的电路,已经开发了字长减少技术。提出的设计基于以下事实:在应用程序中仅使用特定的输入数据。电路块之间的某些网络连接被忽略或截断。已经完成了行为或时序仿真,其结果类似于其算法。选择了四个最佳的Xilinx芯片来提取速度和占用面积的比较数据。进一步比较了触发器和全加器的占用面积。通常,建议的设计克服了以前发布的LCG电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号