首页> 外文期刊>International journal of reconfigurable computing >An Evaluation of an Integrated On-Chip/Off-Chip Network for High-Performance Reconfigurable Computing
【24h】

An Evaluation of an Integrated On-Chip/Off-Chip Network for High-Performance Reconfigurable Computing

机译:高性能可重构计算的片上/片外集成网络评估

获取原文
       

摘要

As the number of cores per discrete integrated circuit (IC) device grows, the importance of the network on chip (NoC) increases. However, the body of research in this area has focused on discrete IC devices alone which may or may not serve the high-performance computing community which needs to assemble many of these devices into very large scale, parallel computing machines. This paper describes an integrated on-chip/off-chip network that has been implemented on an all-FPGA computing cluster. The system supports MPI-style point-to-point messages, collectives, and other novel communication. Results include the resource utilization and performance (in latency and bandwidth).
机译:随着每个分立集成电路(IC)设备的内核数量的增加,片上网络(NoC)的重要性也随之提高。但是,该领域的研究重点仅放在分立的IC器件上,它可能会或可能不会为高性能计算社区服务,高性能计算社区需要将许多此类设备组装成超大型并行计算机。本文介绍了已在全FPGA计算集群上实现的集成片上/片外网络。该系统支持MPI样式的点对点消息,集合和其他新颖的通信。结果包括资源利用率和性能(在延迟和带宽方面)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号