首页> 外文期刊>International journal of reconfigurable computing >Adaptive Multiclient Network-on-Chip Memory Core: Hardware Architecture, Software Abstraction Layer, and Application Exploration
【24h】

Adaptive Multiclient Network-on-Chip Memory Core: Hardware Architecture, Software Abstraction Layer, and Application Exploration

机译:自适应多客户端片上网络内存核心:硬件体系结构,软件抽象层和应用程序探索

获取原文
       

摘要

This paper presents the hardware architecture and the software abstraction layer of an adaptive multiclient Network-on-Chip (NoC) memory core. The memory core supports the flexibility of a heterogeneous FPGA-based runtime adaptive multiprocessor system called RAMPSoC. The processing elements, also called clients, can access the memory core via the Network-on-Chip (NoC). The memory core supports a dynamic mapping of an address space for the different clients as well as different data transfer modes, such as variable burst sizes. Therefore, two main limitations of FPGA-based multiprocessor systems, the restricted on-chip memory resources and that usually only one physical channel to an off-chip memory exists, are leveraged. Furthermore, a software abstraction layer is introduced, which hides the complexity of the memory core architecture and which provides an easy to use interface for the application programmer. Finally, the advantages of the novel memory core in terms of performance, flexibility, and user friendliness are shown using a real-world image processing application.
机译:本文介绍了自适应多客户端片上网络(NoC)存储核心的硬件体系结构和软件抽象层。存储器内核支持称为RAMPSoC的基于FPGA的异构运行时自适应多处理器系统的灵活性。处理元素(也称为客户端)可以通过片上网络(NoC)访问存储核心。存储器内核支持针对不同客户端以及不同数据传输模式(例如可变突发大小)的地址空间的动态映射。因此,利用了基于FPGA的多处理器系统的两个主要局限性,即受限制的片上存储器资源以及通常仅存在一个通往片外存储器的物理通道。此外,引入了一个软件抽象层,它隐藏了存储器核心体系结构的复杂性,并为应用程序程序员提供了易于使用的界面。最后,使用现实世界的图像处理应用程序可以显示出新颖的内存核在性能,灵活性和用户友好性方面的优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号