首页> 外文期刊>International Journal of Natural and Engineering SciencesbElectronic resource >High Performance Memory Management for A Multi-core Architecture (HPMMFMA)
【24h】

High Performance Memory Management for A Multi-core Architecture (HPMMFMA)

机译:用于多核架构(HPMMFMA)的高性能内存管理

获取原文
           

摘要

In this research our focus is to solve complications just like undernourishment, complication, along with unknown DRAM admittance latency, many of us existing the DRAM admittance operations structure Sensible Active Pipelining (FDP) ram admittance arranging with a couple important characteristics. In multi-core systems, almost all cores discuss the DRAM bandwidth causes it to be turn into a vital distributed learning resource. Evaluations with different common strategies revealed which our objects operations is usually prevalent inside spatial along with temporary factors about ram parallel admittance effectiveness along with prices a smaller amount space for storing to prepare objects when compared with URL set up thing firm. Many of us existing Hierarchical Propagated Memory space (HSM) structure that may be hierarchically constructed ram distributed through multi-cores. The particular test consequence revealed which the FDP arranging helps make the bandwidth stocks to achieve sought after common latencies pertaining to variable cores ram accesses. A whole new moderately-broad mapping policy helpful to guide info amongst dissimilar amounts of accumulation along with ram, which encourages the consistency involving distributed ram. This report dependent on the recommended authentic scalable, triple- based multi-core structure offering equipment stage support pertaining to object-oriented system. Second, it offers a superior a alterable top precedence approach to help make the reply involving ram extra comparatively. Along with a fresh objects operations also recommended. 1st, the structure prevents sudden lengthy latencies or maybe undernourishment involving ram asks for when using the dynamic pipeline design policy.
机译:在这项研究中,我们的重点是解决营养不良,并发症以及未知的DRAM导纳等待时间等并发症,我们中许多人现有的DRAM导纳操作结构敏感有源流水线(FDP)ram导纳具有两个重要特征。在多核系统中,几乎所有内核都在讨论DRAM带宽,从而使DRAM带宽变成至关重要的分布式学习资源。通过不同的通用策略进行的评估表明,与URL设置事物相比,我们的对象操作通常在空间中普遍存在,以及有关ram平行导纳有效性的临时因素,以及为准备对象而存储的较小空间的价格。我们中许多人现有的分层传播内存空间(HSM)结构可以通过多核分布在内存中。特殊的测试结果表明,FDP的安排有助于使带宽储备达到与可变核ram访问相关的通用延迟。一种全新的适度宽泛的映射策略,有助于在与ram一起存储不同数量的累积量中指导信息,从而促进了分布式ram的一致性。该报告依赖于推荐的可靠的,可扩展的,基于三重结构的多核结构,该结构提供了与面向对象系统有关的设备阶段支持。其次,它提供了一种出色的可变顶部优先级方法,以帮助使涉及ram的答复相对而言更为额外。还建议您进行新鲜物体操作。首先,该结构可防止在使用动态管道设计策略时突然的长时间等待或涉及ram请求的营养不足。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号