...
【24h】

IMPLEMENTATION OF DISTRIBUTED CANNY EDGE DETECTOR ON FPGA

机译:分布式Canny边缘检测器在FPGA上的实现

获取原文

摘要

Edge detection is one of the basic operation carried out in image processing and object identification.In this paper, we present a distributed Canny edge detection algorithm that results in significantly reduced memory requirements, decreased latency and increased throughput with no loss in edge detection performance as compared to the original Canny algorithm. The new algorithm uses a low-complexity 8-bin non-uniform gradient magnitude histogram to compute block-based hysteresis thresholds that are used by the Canny edge detector. Furthermore, an FPGA-based hardware architecture of our proposed algorithm is presented in this paper and the architecture is synthesized on the Xilinx Spartan-3E FPGA. Simulation results are presented to illustrate the performance of the proposed distributed Canny edge detector. The FPGA simulation results show that we can process a 512×512 image in 0.287ms at a clock rate of 100 MHz.
机译:边缘检测是图像处理和对象识别中进行的基本操作之一。在本文中,我们提出了一种分布式Canny边缘检测算法,该算法可显着减少内存需求,减少等待时间并增加吞吐量,而不会降低边缘检测性能。与原始的Canny算法相比。新算法使用低复杂度的8 bin非均匀梯度幅度直方图来计算Canny边缘检测器使用的基于块的滞后阈值。此外,本文提出了我们提出的算法的基于FPGA的硬件架构,并在Xilinx Spartan-3E FPGA上综合了该架构。仿真结果表明了所提出的分布式Canny边缘检测器的性能。 FPGA仿真结果表明,我们可以以100 MHz的时钟速率在0.287ms内处理512×512图像。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号