首页> 外文期刊>International Journal of Engineering Science and Technology >Design and Implementation of High Performance AHB Arbiter for on chip Bus Architecture
【24h】

Design and Implementation of High Performance AHB Arbiter for on chip Bus Architecture

机译:片上总线架构高性能AHB仲裁器的设计与实现

获取原文
           

摘要

Resolution is a big issue in SOC( system On Chip) while dealing with number of master trying to sense a single data bus . The effectiveness of a system to resolve this priority resides in its ability to logical assignment of the chance to transmit data width of the data, response to the interrupts etc. The purpose of this paper is to propose the scheme to implement such a system using the specification of AMBA bus protocol .The scheme involves the typical AMBA features of single clock edge transition , Split transaction ,several bus masters , burst transfer .The bus arbiter ensures that only one bus master at a time is allowed to initiate data transfers. Even though the arbitration protocol is fixed, any arbitration algorithm, such as highest priority or fair access can be implemented depending on the application requirements .The design architecture is written using VHDL(Very High Speed Integrated Circuits Hardware Description Language) code using Xilinx ISE Tools .The architecture is modeled and synthesized using RTL(Register Transfer Level) abstraction and Implemented on Virtex2 series.
机译:在处理试图检测单个数据总线的主机数量时,分辨率是SOC(片上系统)中的大问题。系统解决此优先级的有效性在于其对分配数据的数据传输宽度,响应中断等机会进行逻辑分配的能力。本文的目的是提出使用以下方法实现此类系统的方案: AMBA总线协议规范。该方案涉及单个时钟边沿过渡,拆分事务,多个总线主控器,突发传输的典型AMBA功能。总线仲裁器确保一次仅允许一个总线主控器发起数据传输。即使仲裁协议是固定的,也可以根据应用要求实现任何仲裁算法,例如最高优先级或公平访问。使用Xilinx ISE Tools的VHDL(超高速集成电路硬件描述语言)代码编写设计体系结构该架构使用RTL(寄存器传输级别)抽象建模和综合,并在Virtex2系列上实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号