首页> 外文期刊>International Journal of Engineering and Technology >High Throughput VLSI Architecture for RC5 Algorithm
【24h】

High Throughput VLSI Architecture for RC5 Algorithm

机译:RC5算法的高吞吐量VLSI架构

获取原文
           

摘要

In this project we realize the RC5 cipher on ASIC chip and on FPGA . The design is optimized to improve latency, throughput, area and power constraints using techniques such as loop wrapping, pipelining, parallel processing and resource sharing. A hardware implementation of the cipher has the advantage of improved speed of operation compared to a software implementation and it also improves its security. The RC5 Algorithm is symmetric block based cipher which has been chosen because of its features such as simplicity of operation and implementation and its parameterizable nature. The FPGA Implementation has been done on the DE1 board while reports were taken using Xilinx ISE. The design was made reconfigurable to accept two values of rounds and keys. Since pipelining could not be implemented for the FPGA, the throughput was lower than that achievable. The ASIC Implementation was done using a fixed choice of parameters. The results achieved for area, throughput and power for an ASIC Implementation is presented. The proposed solution could be used for security in a range of applications such as wireless sensor network nodes, network devices such as routers, servers and in mobile devices.
机译:在本项目中,我们在ASIC芯片和FPGA上实现RC5密码。使用诸如循环包装,流水线,并行处理和资源共享之类的技术对设计进行了优化,以改善延迟,吞吐量,面积和功率限制。与软件实现相比,密码的硬件实现具有提高的运行速度的优点,并且还提高了其安全性。 RC5算法是基于对称块的密码,由于其特性(例如操作和实现的简单性以及可参数化的性质)而被选择。使用Xilinx ISE进行报告时,已经在DE1板上完成了FPGA的实现。使设计可重新配置为接受回合和关键点的两个值。由于无法为FPGA实现流水线,因此吞吐量低于可实现的吞吐量。 ASIC实现是使用固定的参数选择完成的。展示了针对ASIC实现的面积,吞吐量和功耗所获得的结果。所提出的解决方案可用于一系列应用中的安全性,例如无线传感器网络节点,路由器,服务器等网络设备以及移动设备中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号