...
首页> 外文期刊>IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences >High Throughput Vlsi Architecture Of A Fast Mode Decision Algorithm For H.264/avc Intra Encoding
【24h】

High Throughput Vlsi Architecture Of A Fast Mode Decision Algorithm For H.264/avc Intra Encoding

机译:H.264 / avc帧内编码快速模式决策算法的高吞吐量Vlsi架构

获取原文
获取原文并翻译 | 示例
           

摘要

Intra coding in H.264/AVC has significantly enhanced video compression efficiency. However, computation complexity increases by the rate-distortion (RD) based mode decision. This paper proposes a novel fast mode decision algorithm in H.264/AVC intra prediction and its VLSI architecture. A novel edge-detection pattern is proposed and both edge-detection technique and spatial mode prediction technique are combined together to reduce the number of intra 4×4 candidate modes from 9 to an average of 2.50. VLSI architecture of intra mode decision module is designed with TSMC 0.18μm CMOS technology. The maximum frequency of 285 MHz is achieved and 13.1k NAND gates are required. High frequency, efficient processing cycle reduction and small area make this design to be an excellent accelerator for HDTV 1080p@30fps real time encoder.
机译:H.264 / AVC中的帧内编码显着提高了视频压缩效率。但是,计算复杂度通过基于速率失真(RD)的模式决策而增加。提出了一种新的H.264 / AVC帧内预测快速模式决策算法及其VLSI架构。提出了一种新颖的边缘检测模式,并将边缘检测技术和空间模式预测技术结合在一起,以将内部4×4候选模式的数量从9个减少到平均2.50个。内模决策模块的VLSI架构采用TSMC0.18μmCMOS技术设计。实现了285 MHz的最大频率,并且需要13.1k NAND门。高频,有效的处理周期减少和小面积使该设计成为HDTV 1080p @ 30fps实时编码器的出色加速器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号