首页> 外文期刊>Innovative Systems Design and Engineering >Design of Low Offset and High Speed CMOS Comparator for Analog to Digital Converter
【24h】

Design of Low Offset and High Speed CMOS Comparator for Analog to Digital Converter

机译:用于模数转换器的低失调高速CMOS比较器的设计

获取原文
           

摘要

In today’s world everything is digitized but nature is analog, so it is necessary to have such a device which converts analog signal into digital and for this analog to digital converter is required. Now a day’s ADC’s require lesser power, better slew rate, high speed and less offset. Performance limiting component for ADC’s are amplifiers and comparators in which comparator is the most important.This paper presents the design of low offset low power dissipation and high speed comparator. The proposed comparator consists of a preamplifier stage, decision stage and self biased output buffer stage. The proposed design uses a low power current mirror circuitry for providing a highly biased current. The circuit is designed using 90nm CMOS process for a supply voltage of 1V and reference voltage of 0.5V and power consumption is approximately 300?W. Keywords: CMOS Comparator, Current Mirror, Pre Amplifier, Output Buffer
机译:在当今世界,所有事物都是数字化的,而自然界是模拟的,因此必须有一种将模拟信号转换为数字的设备,并且需要这种模数转换器。现在,一天的ADC需要更少的功率,更好的压摆率,高速和更少的失调。 ADC的性能限制组件是放大器和比较器,其中比较器是最重要的。本文介绍了低失调,低功耗和高速比较器的设计。拟议的比较器包括一个前置放大器级,决策级和自偏置输出缓冲级。所提出的设计使用低功率电流镜电路来提供高偏置电流。该电路采用90nm CMOS工艺设计,电源电压为1V,参考电压为0.5V,功耗约为300W。关键字:CMOS比较器,电流镜,前置放大器,输出缓冲器

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号