首页> 外文期刊>IEICE transactions on information and systems >Architecture of an Asynchronous FPGA for Handshake-Component-Based Design
【24h】

Architecture of an Asynchronous FPGA for Handshake-Component-Based Design

机译:基于握手组件设计的异步FPGA架构

获取原文
           

摘要

This paper presents a novel architecture of an asynchronous FPGA for handshake-component-based design. The handshake-component-based design is suitable for large-scale, complex asynchronous circuit because of its understandability. This paper proposes an area-efficient architecture of an FPGA that is suitable for handshake-component-based asynchronous circuit. Moreover, the Four-Phase Dual-Rail encoding is employed to construct circuits robust to delay variation because the data paths are programmable in FPGA. The FPGA based on the proposed architecture is implemented in a 65nm process. Its evaluation results show that the proposed FPGA can implement handshake components efficiently.
机译:本文提出了一种新颖的异步FPGA架构,用于基于握手组件的设计。基于握手组件的设计具有易懂性,因此适用于大规模,复杂的异步电路。本文提出了一种适用于基于握手组件的异步电路的FPGA面积高效架构。此外,由于数据路径可在FPGA中编程,因此采用四相双轨编码来构建对延迟变化具有鲁棒性的电路。基于建议架构的FPGA在65nm工艺中实现。其评估结果表明,所提出的FPGA可以有效地实现握手组件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号