首页> 外文期刊>IEICE Electronics Express >A 19-bit column-parallel folding-integration/cyclic cascaded ADC with a pre-charging technique for CMOS image sensors
【24h】

A 19-bit column-parallel folding-integration/cyclic cascaded ADC with a pre-charging technique for CMOS image sensors

机译:具有用于CMOS图像传感器的预充电技术的19位列并行折叠积分/循环级联ADC

获取原文
           

摘要

A high-resolution column-parallel folding-integration/cyclic cascaded (FICC) ADC with a pre-charging technique for CMOS image sensors is presented in this paper. To achieve high-resolution data conversion with multiple sampling, a pre-charging technique is applied to the sampling circuits of the FICC ADC to reduce the influence of incomplete discharging of historical previous samples. This technique effectively reduces differential nonlinearity of the ADC. The prototype chip with 1504 columns FICC ADC array has been implemented and fabricated in 110 nm CMOS technology. The measured DNL of column-parallel FICC ADC with 128 times multiple sampling is a??1/4.73 LSBs in sampling speed of 13 KS/s and 19-bit resolution.
机译:本文提出了一种具有预充电技术的CMOS图像传感器的高分辨率列并行折叠积分/循环级联(FICC)ADC。为了通过多次采样实现高分辨率的数据转换,将预充电技术应用于FICC ADC的采样电路,以减少历史先前采样的不完全放电的影响。该技术有效地降低了ADC的差分非线性。具有1504列FICC ADC阵列的原型芯片已采用110 nm CMOS技术实现和制造。在以13 KS / s的采样速度和19位分辨率进行采样的情况下,采用128倍多次采样的列并行FICC ADC的DNL为a?1 / 4.73 LSB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号