...
首页> 外文期刊>IEICE Electronics Express >A 1.1 mW/Gb/s 10 Gbps half-rate clock-embedded transceiver for high-speed links in 65 nm CMOS
【24h】

A 1.1 mW/Gb/s 10 Gbps half-rate clock-embedded transceiver for high-speed links in 65 nm CMOS

机译:一个1.1 mW / Gb / s 10 Gbps半速率时钟嵌入式收发器,用于65 nm CMOS中的高速链路

获取原文
   

获取外文期刊封面封底 >>

       

摘要

References(8) This paper presents a low-power half-rate clock-embedded transceiver architecture that employs quarter-rate multiplexing/de-multiplexing circuit technique, low-Vdd current-mode driver topology embedding half-rate clock, and multi-functional injection-locked oscillator (ILRO) for a digital clock and data recovery (CDR) design. The whole transceiver circuit was simulated in 65 nm CMOS process and its feasibility was proved successfully operating at 10 Gb/s across a band-limited channel. The achievable power efficiencies of the receiver and transceiver were 0.7 mW/Gb/s and 1.1 mW/Gb/s respectively.
机译:参考文献(8)提出了一种低功耗半速率时钟嵌入式收发器架构,该架构采用四分之一速率复用/解复用电路技术,嵌入半速率时钟的低Vdd电流模式驱动器拓扑以及多功能注入锁定振荡器(ILRO)用于数字时钟和数据恢复(CDR)设计。整个收发器电路均采用65 nm CMOS工艺进行了仿真,其可行性已在带宽受限的通道上以10 Gb / s的速率成功运行。接收器和收发器可达到的功率效率分别为0.7 mW / Gb / s和1.1 mW / Gb / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号