...
首页> 外文期刊>IEICE Electronics Express >A practical, low-overhead, one-cycle correction design method for variation-tolerant digital circuits
【24h】

A practical, low-overhead, one-cycle correction design method for variation-tolerant digital circuits

机译:一种实用的,低开销的单周期校正设计方法,用于耐变化的数字电路

获取原文

摘要

This paper presents a practical, low-overhead, one-cycle correction better-than-worst-case design method for ultra-low voltage digital circuits. Excessive design margin for PVT variation brought by traditional worst-case design method is eliminated. Proposed method is completely compatible with EDA tools. Considerable design efforts are relaxed compared with other variation-tolerant techniques. We have implemented our proposed technique on a 16 bits ?? 16 bits pipelined multiplier in SIMC 55 nm CMOS process. The experimental results show that our proposed technique can get about 59% energy efficiency improvements compared with operating in worst-case timing margin.
机译:本文针对超低压数字电路提出了一种实用,低开销的单周期校正优于最坏情况的设计方法。消除了传统最坏情况设计方法为PVT变化带来的过多设计余量。建议的方法与EDA工具完全兼容。与其他变化容忍技术相比,可轻松进行大量设计工作。我们已经在16位上实现了我们提出的技术采用SIMC 55 nm CMOS工艺的16位流水线乘法器。实验结果表明,与在最坏情况下的时序裕度下运行相比,我们提出的技术可以将能源效率提高约59%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号