首页> 外文期刊>IEICE Electronics Express >A novel obstacle-aware multiple fan-out symmetrical clock tree synthesis
【24h】

A novel obstacle-aware multiple fan-out symmetrical clock tree synthesis

机译:一种新颖的感知障碍的多扇出对称时钟树合成

获取原文
           

摘要

Clock tree design plays a critical role in improving chip performance and affecting power. In this paper, we propose a novel symmetrical clock tree synthesis algorithm, including tree architecture planning, matching, merging, embedding and buffer insertion. Obstacle-aware placement and routing are also integrated into the algorithm flow. By using NGSPICE simulation for benchmark circuits, our skew results decrease by 17.2% while using less than 24.5% capacitance resource compared with traditional symmetrical clock tree. Further, we also validated the algorithm in ASIC design.
机译:时钟树设计在提高芯片性能和影响功耗方面起着至关重要的作用。在本文中,我们提出了一种新颖的对称时钟树综合算法,包括树结构规划,匹配,合并,嵌入和缓冲区插入。意识障碍的放置和路由也被集成到算法流程中。通过将NGSPICE仿真用于基准电路,与传统的对称时钟树相比,我们的偏斜结果减少了17.2%,同时使用的电容资源少于24.5%。此外,我们还在ASIC设计中验证了该算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号