首页> 外文期刊>IEICE Electronics Express >MH4 : multiple-supply-voltages aware high-level synthesis for high-integrated and high-frequency circuits for HDR architectures
【24h】

MH4 : multiple-supply-voltages aware high-level synthesis for high-integrated and high-frequency circuits for HDR architectures

机译:MH4:用于HDR架构的高集成度和高​​频电路的多电源电压高级综合

获取原文
           

摘要

References(12) Cited-By(5) In this paper, we propose multiple-supply-voltages aware high-level synthesis algorithm for HDR architectures which realizes high-speed and high-efficient circuits. We propose three new techniques: virtual area estimation, virtual area adaptation, and floor-planning-directed huddling, and integrate them into our HDR architecture synthesis algorithm. Virtual area estimation/adaptation effectively estimates a huddle area by gradually reducing it during iterations, which improves the convergence of our algorithm. Floorplanning-directed huddling determines huddle composition very effectively by performing floorplanning and functional unit assignment inside huddles simultaneously. Experimental results show that our algorithm achieves about 29% run-time-saving compared with the conventional algorithms, and obtains a solution which cannot be obtained by our original algorithm even if a very tight clock constraint is given.
机译:参考文献(12)Cited-By(5)在本文中,我们为HDR体系结构提出了多电源电压感知的高级综合算法,该算法可实现高速高效电路。我们提出了三种新技术:虚拟区域估计,虚拟区域自适应和布局规划指导的融合,并将它们集成到我们的HDR体系结构综合算法中。虚拟区域估计/自适应通过在迭代过程中逐渐减小杂散区域来有效地估计杂散区域,从而提高了算法的收敛性。通过布局规划指导的拥挤状态,可以同时执行拥挤状态下的布局规划和功能单元分配,从而非常有效地确定拥挤状况。实验结果表明,与传统算法相比,我们的算法节省了约29%的运行时间,即使给出了非常严格的时钟约束,该算法也无法获得原始算法无法解决的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号