首页> 外文期刊>Advances in Electrical and Computer Engineering >A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter
【24h】

A Computationally Efficient Pipelined Architecture for 1D/2D Lifting Based Forward and Inverse Discrete Wavelet Transform for CDF 5/3 Filter

机译:基于CDF 5/3滤波器的基于1D / 2D提升的正向和反向离散小波变换的高效计算流水线架构

获取原文
           

摘要

In this study, a simple lifting based pipeline DWT (Discrete Wavelet Transform) architecture is proposed for the operation of the CDF 5/3 (Cohen-Daubechies-Feauveau 5/3) filter. This scalable architecture is faster and capable of fulfilling the transformation utilizing the parallel processing operation units. The symmetric boundary extension method is used at the signal boundaries to obtain the best result in the case of 1D/2D. The proposed architecture utilizes the hardware resources in a quite efficient way by means of the pipeline technique. The architectural design is constituted by using RTL (Register Transfer Level) design process and coded by the Verilog HDL. The proposed architecture is tested for several 1D/2D inputs to examine its operation. The related architecture is synthesized for the FPGA board to check the results. The reverse operation is fulfilled by using the same structure only by changing the shift amounts of the shifting units. The DWT coefficients are calculated on this architecture for the 1D/2D situation. The hardware resources are used effectively by utilizing the constituted architecture in folded structure in the 2D case. Satisfying results have been obtained when the different numbers of parallel processing units are utilized.
机译:在这项研究中,针对CDF 5/3(Cohen-Daubechies-Feauveau 5/3)滤波器的操作,提出了一种基于提升的简单管道DWT(离散小波变换)架构。这种可扩展的体系结构更快,并且能够利用并行处理操作单元完成转换。在1D / 2D情况下,在信号边界处使用对称边界扩展方法以获得最佳结果。所提出的体系结构通过流水线技术以相当有效的方式利用了硬件资源。体系结构设计是通过使用RTL(寄存器传输级别)设计过程构成的,并由Verilog HDL编码。测试了所提议的体系结构的几个1D / 2D输入,以检查其操作。为FPGA板综合了相关架构,以检查结果。通过使用相同的结构仅通过改变变速单元的变速量来实现倒车操作。 DWT系数是针对1D / 2D情况在此体系结构上计算的。通过在2D情况下以折叠结构利用所构成的架构,可以有效地利用硬件资源。当使用不同数量的并行处理单元时,已经获得满意的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号