首页> 外文期刊>Circuits and Systems >FPGA Design of an Intra 16 × 16 Module for H.264/AVC Video Encoder
【24h】

FPGA Design of an Intra 16 × 16 Module for H.264/AVC Video Encoder

机译:用于H.264 / AVC视频编码器的内部16×16模块的FPGA设计

获取原文
           

摘要

In this paper, we propose novel hardware architecture for intra 16 × 16 module for the macroblock engine of a new video coding standard H.264. To reduce the cycle of intra prediction 16 × 16, transform/quantization, and inverse quantization/inverse transform of H.264, an advanced method for different operation is proposed. This architecture can process one macroblock in 208 cycles for all cases of macroblock type by processing 4 × 4 Hadamard transform and quantization during 16 × 16 prediction. This module was designed using VHDL Hardware Description Language (HDL) and works with a 160 MHz frequency using ALTERA NIOS-II development board with Stratix II EP2S60F1020C3 FPGA. The system also includes software running on an NIOS-II processor in order to implementing the pre-processing and the post-processing functions. Finally, the execution time of our HW solution is decreased by 26% when compared with the previous work.
机译:在本文中,我们为新的视频编码标准H.264的宏块引擎提出了一种内部16×16模块的新颖硬件架构。为了减少H.264的帧内预测16×16的周期,变换/量化和逆量化/逆变换,提出了一种用于不同操作的高级方法。通过在16×16预测期间处理4×4 Hadamard变换和量化,该体系结构可以在208个周期内对所有宏块类型的情况处理一个宏块。该模块是使用VHDL硬件描述语言(HDL)设计的,并通过带有Stratix II EP2S60F1020C3 FPGA的ALTERA NIOS-II开发板以160 MHz的频率工作。该系统还包括在NIOS-II处理器上运行的软件,以实现预处理和后处理功能。最后,与以前的工作相比,我们的硬件解决方案的执行时间减少了26%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号