...
首页> 外文期刊>Consumer Electronics, IEEE Transactions on >A dual-rate LDPC decoder for china multimedia mobile broadcasting systems
【24h】

A dual-rate LDPC decoder for china multimedia mobile broadcasting systems

机译:适用于中国多媒体移动广播系统的双速率LDPC解码器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents an efficient VLSI architecture and implementation for LDPC decoder used in China Multimedia Mobile Broadcasting (CMMB) systems. An area-efficient layered decoding architecture based on min-sum algorithm is incorporated in the design. A novel split-memory architecture is developed to efficiently handle the weight-2 submatrices that are rarely seen in conventional LDPC decoders. In addition, the check-node processing unit is highly optimized to minimize complexity and computing latency while facilitating a reconfigurable decoding core. The proposed design is implemented using 90 nm CMOS technology with the core area of approximately 4.4 mm2 and the standard supply voltage 1.0 V. The decoder can achieve the maximum throughput of 228 Mb/s for rate 1/2 and 342 Mb/s for rate 3/4 at 15 iterations of layered decoding. Therefore, it can be deployed on the CMMB mobile platform
机译:本文提出了一种有效的VLSI架构,以及用于中国多媒体移动广播(CMMB)系统的LDPC解码器。设计中采用了基于最小和算法的高效区域分层解码架构。开发了一种新颖的拆分内存架构,以有效处理权重2子矩阵,这在常规LDPC解码器中很少见。此外,对校验节点处理单元进行了高度优化,以最大程度地减少复杂性和计算延迟,同时促进可重构的解码核心。拟议的设计使用90 nm CMOS技术实现的,核心面积约为4.4 mm2,标准电源电压为1.0V。解码器在1/2速率下可达到228 Mb / s的最大吞吐量,在速率上可达到342 Mb / s。在分层解码的15次迭代中为3/4。因此,它可以部署在CMMB移动平台上

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号