首页> 外文期刊>IEEE Transactions on Computers >Instruction issue logic for high-performance, interruptible, multiple functional unit, pipelined computers
【24h】

Instruction issue logic for high-performance, interruptible, multiple functional unit, pipelined computers

机译:高性能,可中断,多功能单元,流水线计算机的指令发布逻辑

获取原文
获取原文并翻译 | 示例
           

摘要

The problems of data dependency resolution and precise interrupt implementation in pipelined processors are combined. A design for a hardware mechanism that resolves dependencies dynamically and, at the same time, guarantees precise interrupts is presented. Simulation studies show that by resolving dependencies the proposed mechanism is able to obtain a significant speedup over a simple instruction issue mechanism as well as implement precise interrupts.
机译:数据依赖解决问题和流水线处理器中精确中断实现的问题被结合在一起。提出了一种硬件机制的设计,该机制可以动态解决依赖关系,并同时保证精确的中断。仿真研究表明,通过解决依赖关系,所提出的机制能够比简单的指令发出机制显着提高速度,并实现精确的中断。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号