...
首页> 外文期刊>IEEE Transactions on Computers >Fast combinatorial RNS processors for DSP applications
【24h】

Fast combinatorial RNS processors for DSP applications

机译:适用于DSP应用的快速组合RNS处理器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

It is known that RNS VLSI processors can parallelize fixed-point addition and multiplication operations by the use of the Chinese remainder theorem (CRT). The required modular operations, however, must use specialized hardware whose design and implementation can create several problems. In this paper a modified residue arithmetic, called pseudo-RNS is introduced in order to alleviate some of the RNS problems when digital signal processing (DSP) structures are implemented. Pseudo-RNS requires only the use of modified binary processors and exhibits a speed performance comparable with other RNS traditional approaches. Some applications of the pseudo-RNS to common DSP architectures, such as multipliers and filters, are also presented in this paper. They are compared in terms of the area-time square product versus other RNS and weighted binary structures. It is proven that existing combinatorial or look-up table approaches for RNS are tailored to small designs or special applications, while the pseudo-RNS approach remains competitive also for complex systems.
机译:众所周知,RNS VLSI处理器可以通过使用中文余数定理(CRT)并行化定点加法和乘法运算。但是,所需的模块化操作必须使用专门的硬件,其设计和实现会产生一些问题。在本文中,引入了一种改进的残差算法,称为伪RNS,以减轻实现数字信号处理(DSP)结构时的RNS问题。伪RNS仅需要使用经过修改的二进制处理器,并具有可与其他RNS传统方法媲美的速度性能。本文还介绍了伪RNS在常见DSP架构上的一些应用,例如乘法器和滤波器。将它们根据面积-时间平方乘积与其他RNS和加权二元结构进行比较。事实证明,现有的RNS组合表或查找表方法是为小型设计或特殊应用量身定制的,而伪RNS方法在复杂系统中也仍然具有竞争力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号