...
首页> 外文期刊>IEEE Transactions on Computers >A dependable high performance wafer scale architecture for embedded signal processing
【24h】

A dependable high performance wafer scale architecture for embedded signal processing

机译:用于嵌入式信号处理的可靠的高性能晶圆级架构

获取原文
获取原文并翻译 | 示例
           

摘要

A high performance, programmable, floating point multiprocessor architecture has been specifically designed to exploit advanced two- and three-dimensional hybrid wafer scale packaging to achieve low size, weight, and power, and improve reliability for embedded systems applications. Processing elements comprised of a 0.8 micron CMOS dual processor chip and commercial synchronous SRAMs achieve more than 100 MFLOPS/Watt. This power efficiency allows up to 32 processing elements to be incorporated into a single 3D multichip module, eliminating multiple discrete packages and thousands of wirebonds. The dual processor chip can dynamically switch between independent processing, watchdog checking, and coprocessing modes. A flat, SRAM memory provides predictable instruction set timing and independent and accurate performance prediction.
机译:高性能,可编程的浮点多处理器体系结构经过专门设计,可利用先进的二维和三维混合晶圆级封装来实现小尺寸,重量和功耗,并提高嵌入式系统应用程序的可靠性。由0.8微米CMOS双处理器芯片和商用同步SRAM组成的处理元件可达到100 MFLOPS / Watt以上。这种功率效率允许将多达32个处理元件集成到单个3D多芯片模块中,从而消除了多个离散封装和数千个引线键合。双处理器芯片可以在独立处理,看门狗检查和协同处理模式之间动态切换。扁平的SRAM存储器提供可预测的指令集时序以及独立而准确的性能预测。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号