...
首页> 外文期刊>IEEE Transactions on Computers >Area Efficient and Fast Combined Binary/Decimal Floating Point Fused Multiply Add Unit
【24h】

Area Efficient and Fast Combined Binary/Decimal Floating Point Fused Multiply Add Unit

机译:高效,快速组合的二进制/十进制浮点融合乘法加法器

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

In this work we present a new 64-bit floating point Fused Multiply Add (FMA) unit that can perform both binary and decimal addition, multiplication, and fused-multiply-add operations. The presented FMA has 6 percent less delay than the fastest stand-alone decimal unit and 23 percent less area than both binary and decimal units together. These results were achieved by the use of: 1) column by column reduction to reduce the partial products in the multiplier tree, 2) a new leading zeros detector that produces its output in base-3 to simplify the normalization shifting in the binary datapath, 3) the use of a redundant adder to perform the final addition, 4) using a new rounding-while-redundant technique to hide the rounding delay and remove it from the critical path, and 5) using a new simple conversion technique from redundant to binary/decimal.
机译:在这项工作中,我们提出了一个新的64位浮点融合乘法加法(FMA)单元,该单元可以执行二进制和十进制加法,乘法和融合乘法加法运算。所提供的FMA的延迟比最快的独立十进制单位少6%,并且比二进制和十进制单位的面积少23%。这些结果是通过以下方式获得的:1)逐列减少以减少乘法器树中的部分乘积; 2)一个新的前导零检测器,该检测器在base-3中产生其输出,以简化二进制数据路径中的归一化移位, 3)使用冗余加法器执行最终加法; 4)使用新的同时舍入舍入技术隐藏舍入延迟并将其从关键路径中移除,以及5)使用新的简单转换技术将冗余变为二进制/十进制。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号