...
首页> 外文期刊>Computers & Digital Techniques, IET >Stacking magnetic random access memory atop microprocessors: an architecture-level evaluation
【24h】

Stacking magnetic random access memory atop microprocessors: an architecture-level evaluation

机译:在微处理器顶部堆叠磁性随机存取存储器:体系结构级评估

获取原文
获取原文并翻译 | 示例

摘要

Magnetic random access memory (MRAM) has been considered as a promising memory technology because of its attractive properties such as non-volatility, fast access, zero standby leakage and high density. Although integrating MRAM with complementary metal-oxide-semiconductor (CMOS) logic may incur extra manufacturing cost because of the hybrid magnetic-CMOS fabrication process, it is feasible and cost-effective to fabricate MRAM and CMOS logic separately and then integrate them using 3D stacking. In this work, we first studied the MRAM properties and built an MRAM cache model in terms of performance, energy and area. Using this model, we evaluated the impact of stacking MRAM caches atop microprocessor cores and compared MRAM against its static random access memory (SRAM) and dynamic random access memory (DRAM) counterparts. Our simulation result shows that MRAM stacking can provide competitive instruction-percycle (IPC) performance with a large reduction in power consumption.
机译:磁性随机存取存储器(MRAM)由于其极具吸引力的特性(如非易失性,快速访问,零待机泄漏和高密度)而被认为是一种有前途的存储技术。尽管由于混合磁CMOS制造工艺的缘故,将MRAM与互补金属氧化物半导体(CMOS)逻辑集成可能会产生额外的制造成本,但分别制造MRAM和CMOS逻辑然后使用3D堆栈进行集成是可行且具有成本效益的。在这项工作中,我们首先研究了MRAM属性,并根据性能,能耗和面积建立了MRAM缓存模型。使用此模型,我们评估了将MRAM高速缓存堆叠在微处理器内核上的影响,并将MRAM与静态和随机访问存储器(SRAM)以及动态随机访问存储器(DRAM)进行了比较。我们的仿真结果表明,MRAM堆栈可提供具有竞争力的指令周期(IPC)性能,并大大降低了功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号