首页> 外文期刊>Computers & Digital Techniques, IET >Area and power-efficient variable-length fast Fourier transform for MR-OFDM physical layer of IEEE 802.15.4-g
【24h】

Area and power-efficient variable-length fast Fourier transform for MR-OFDM physical layer of IEEE 802.15.4-g

机译:IEEE 802.15.4-g的MR-OFDM物理层的区域和功率高效的可变长度快速傅里叶变换

获取原文
获取原文并翻译 | 示例
       

摘要

The authors present a novel 16/32/64/128-point single-path delay feedback pipeline fast Fourier transform (FFT) architecture targeting the multi-rate and multi-regional orthogonal frequency division multiplexing (MR-OFDM) physical layer of IEEE 802.15.4-g. The proposed FFT architecture employs a mixed-radix algorithm to significantly reduce the number of complex multipliers. It utilises a configurable complex constant multiplier structure instead of a fixed constant multiplier to efficiently conduct W-32, W-64, and W-128 twiddle factor multiplication. A hardware-sharing mechanism has also been formulated to reduce the memory space requirements of the proposed 16/32/64/128-point FFT computation scheme. The proposed design is implemented in Xilinx Virtex-5 and Altera's field-programmable gate array devices. For the computation of 128-point FFT, the proposed mixed-radix FFT architecture significantly reduces the hardware cost in comparison with existing FFT architecture. The proposed FFT architecture is also implemented by adopting the 90 nm complementary metal-oxide-semiconductor technology with a supply voltage of 1 V. Post-synthesis results reveal that the design is efficient in terms of gate count and power consumption, compared to earlier reported designs. The proposed variable-length FFT architecture gate count is 22.3K and consumes 3.832 mW, while the word-length is 12-bits and can be efficiently useful for the IEEE 802.15.4-g standard.
机译:作者提出了一种新颖的16/32/64/128点单路径延迟反馈流水线快速傅里叶变换(FFT)架构,其瞄准IEEE 802.15的多速率和多区域正交频分复用(MR-OFDM)物理层.4-g。所提出的FFT架构采用混合速率算法来显着减少复杂乘法器的数量。它利用可配置的复常数乘法器结构而不是固定恒定乘法器,以有效地传导W-32,W-64和W-128旋转因子乘法。还制定了硬件共享机制以降低所提出的16/34 / 64/128点FFT计算方案的存储空间要求。所提出的设计是在Xilinx Virtex-5和Altera的现场可编程门阵列设备中实现的。对于128点FFT的计算,所提出的混合基数FFT架构与现有FFT架构相比显着降低了硬件成本。所提出的FFT架构也通过采用90nm互补金属氧化物半导体技术来实现,其供电电压为1 V.后合成结果表明,与早期报道相比,设计在栅极计数和功耗方面有效设计。所提出的可变长度FFT架构门计数为22.3K,消耗3.832 MW,而字距为12位,可以有效地对IEEE 802.15.4-G标准有效。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号