...
首页> 外文期刊>IEEE Transactions on Communications >A systolic architecture for fast stack sequential decoders
【24h】

A systolic architecture for fast stack sequential decoders

机译:快速堆栈顺序解码器的脉动架构

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

The troublesome operation of reordering the stack in stack sequential decoders is alleviated by storing the nodes in a systolic priority queue that delivers the true top node in a short and constant amount of time. A new systolic priority queue is described that allows each decoding step, including retrieval, reordering and storage of the nodes, to take place in a single clock period. A complete decoder architecture designed around this queue is compared to a conventional stack-bucket architecture from both speed and cost points of view. The proposed decoder architecture appears to be faster, affordable, and compatible with convolutional codes having long memory and high coding rate.
机译:通过将节点存储在脉动优先级队列中,可以在短而恒定的时间内交付真正的顶级节点,从而减轻了在堆栈顺序解码器中对堆栈进行重新排序的麻烦操作。描述了一种新的收缩优先级队列,该队列允许每个解码步骤(包括节点的检索,重新排序和存储)在单个时钟周期内进行。从速度和成本的角度,将围绕此队列设计的完整解码器体系结构与常规堆栈存储桶体系结构进行了比较。所提出的解码器体系结构看起来更快,负担得起并且与具有长存储器和高编码率的卷积码兼容。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号