首页> 外文会议>Applied Algebra, Algebraic Algorithms and Error-Correcting Codes >A Systolic Array Architecture for Fast Decoding of One-Point AG Codes and Scheduling of Parallel Processing on It
【24h】

A Systolic Array Architecture for Fast Decoding of One-Point AG Codes and Scheduling of Parallel Processing on It

机译:一种单点AG码快速解码和并行处理调度的脉动阵列架构

获取原文

摘要

Since before we have proposed a systolic array architecture for implementing fast decoding algorithm of one point AG codes. In this paper we propose a revised architecture which is as its main framework a one-dimensional systolic array, in details, composed of a three-dimesional arrangement of processing units called cells, and present a method of complete scheduling on it, where not only our scheme has linear time complexity but also it satisfies restriction to local communication between nearest cells so that transmission delay is drastically reduced.
机译:从那时起,我们就提出了一种用于实现单点AG码快速解码算法的脉动阵列结构。在本文中,我们提出了一种经过修订的体系结构,该体系结构是一维脉动阵列作为其主要框架,详细而言,它由称为单元的处理单元的三维布置组成,并提出了一种在其上进行完全调度的方法,不仅我们的方案具有线性时间复杂度,但也满足了对最近小区之间本地通信的限制,从而大大减少了传输延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号