...
首页> 外文期刊>Circuits, systems, and signal processing >A Low-Memory-Access Length-Adaptive Architecture for 2(n)-Point FFT
【24h】

A Low-Memory-Access Length-Adaptive Architecture for 2(n)-Point FFT

机译:2(n)点FFT的低内存访问长度自适应架构

获取原文
获取原文并翻译 | 示例

摘要

Fast Fourier transformation (FFT) is widely used in modern wireless communication and digital signal processing. Because memory access is a major cause of power dissipated by the long-length FFT architecture, this paper explores the design space expanded by FFT size and radix number in detail and presents a novel low-memory-access length-adaptive architecture for computing any long-length 2-point FFT. The proposed hardware solution possesses the following three attractive features to reflect its novelty as compared to the existing designs. First, the authors identified that memory consumes major energy dissipation of a FFT processor and proposed to reduce memory access through decreasing the number of FFT butterfly stages. The second one is that we adopt the design concept of programmable processors to provide the flexibility in dynamically configuring the hardware for computing variable-length FFT without sacrificing the hardware utilization as contrary to the feed-forward architecture. Finally, a 16-bank memory organization is proposed to achieve conflict-free FFT operations for various radixes. Such low-memory-access length-adaptive architecture can reduce almost 70 % memory access or 30 % power consumption for FFT computation. After being implemented through 1P6M TSMC 0.18-m CMOS technology, this work costs a core area of only 4.49 mm and meets the FFT real-time performance requirements of DVB-T2 systems when operated at 20 MHz frequency. The proposed design consumes only 1.44 nJ of energy per sample for computing FFTs. Through adopting the proposed low-memory-access algorithm, flexible length-adaptive architecture, and efficient 16-bank memory organization, 56 % power dissipation of the whole FFT chip can be saved.
机译:快速傅立叶变换(FFT)广泛用于现代无线通信和数字信号处理中。由于内存访问是长距离FFT架构功耗的主要原因,因此本文详细探讨了FFT大小和基数扩展的设计空间,并提出了一种新颖的低内存访问长度自适应架构,可用于计算任何长长度2点FFT。所提出的硬件解决方案具有以下三个吸引人的功能,以反映与现有设计相比的新颖性。首先,作者发现内存消耗了FFT处理器的主要能量,并建议通过减少FFT蝶式级数来减少内存访问。第二个是我们采用可编程处理器的设计概念,以灵活地动态配置用于计算可变长度FFT的硬件,而不牺牲与前馈架构相反的硬件利用率。最后,提出了一种16个存储体的存储组织,以实现针对各种基数的无冲突FFT操作。这种低内存访问长度自适应体系结构可以减少近70%的内存访问或30%的FFT计算功耗。在通过1P6M TSMC 0.18-m CMOS技术实施之后,这项工作仅占用了4.49 mm的核心区域,并满足了以20 MHz频率工作时DVB-T2系统的FFT实时性能要求。提出的设计用于计算FFT的每个样本仅消耗1.44 nJ能量。通过采用建议的低内存访问算法,灵活的长度自适应体系结构和高效的16个存储体组织,可以节省整个FFT芯片56%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号