...
首页> 外文期刊>Circuits, systems, and signal processing >Low-Voltage CMOS Switch for High-Speed Rail-To-Rail Sampling
【24h】

Low-Voltage CMOS Switch for High-Speed Rail-To-Rail Sampling

机译:用于高速轨到轨采样的低压CMOS开关

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

Sampling switches have a dominant role in switched-capacitor circuits and analog-to-digital convertors. Since they act as input gates, their nonlinearities directly degrade the quality of the input signals. The scaling-down trend of CMOS technology and increasing demands for high-speed and power-efficient circuits pose design challenge in high-speed sampling switches for low-voltage applications. To address this issue, an optimized CMOS switch is proposed in this paper consisting of a bootstrapped NMOS switch and a boosted PMOS switch as a transmission gate. By utilizing this technique, the nonlinearity resulting from the threshold voltage variation (body effect) of NMOS switch is mitigated, considerably. To evaluate the proposed switch, it is designed in 0.18 CMOS process technology. According to the obtained simulation results, this switch can achieve total harmonic distortion of 78.81 and 62.99 dB in 100 MS/s at = 1 Volt and 50 MS/s at = 0.8 V, respectively.
机译:采样开关在开关电容器电路和模数转换器中起主要作用。由于它们充当输入门,因此它们的非线性会直接降低输入信号的质量。 CMOS技术的按比例缩小趋势以及对高速和高能效电路的需求不断增长,在低压应用的高速采样开关中提出了设计挑战。为了解决这个问题,本文提出了一种优化的CMOS开关,该开关由自举NMOS开关和升压PMOS开关作为传输门。通过利用这种技术,可以大大减轻NMOS开关的阈值电压变化(体效应)导致的非线性。为了评估建议的开关,它采用0.18 CMOS工艺技术设计。根据获得的仿真结果,此开关在= 1 V时的100 MS / s和= 0.8 V时的50 MS / s时,总谐波失真分别为78.81 dB和62.99 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号