...
首页> 外文期刊>Circuits, Systems, and Signal Processing >65-nm CMOS Voltage-to-Time Converter for 5-GS/s Time-Based ADCs
【24h】

65-nm CMOS Voltage-to-Time Converter for 5-GS/s Time-Based ADCs

机译:用于5GS / s时基ADC的65nm CMOS电压至时间转换器

获取原文
获取原文并翻译 | 示例

摘要

This paper discusses a voltage-to-time converter (VTC) designed for use in a time-based analog-to-digital converter. The VTC considered in this work is based on a starved-inverter topology. Linearity, delay, and jitter of the VTC are analyzed to facilitate a physical understanding of the circuit performance. The design is experimentally verified in a 65-nm CMOS technology. Measurement results show that the VTC, operating with a 5-GHz clock, has an output delay range of (pm 25,{text{ ps }}), 4.4 effective number of bits (ENOB), and output jitter of (0.5,text{ ps }) RMS while consuming 4 mW of power. The input effective resolution bandwidth (ERBW) of the VTC is measured to be 4.1 GHz, over which the ENOB remains above 3.5 bits. The same VTC, operating with a 7.5-GHz clock, consumes 9.7 mW of power from a 1.2-V supply, has ENOB of >3.8 bits, ERBW of >7 GHz, output jitter of (0.4,text{ ps }) RMS, and output delay range of (pm 25,text{ ps }). The VTC achieves the widest input bandwidth of any VTC reported to date.
机译:本文讨论了设计用于基于时间的模数转换器的电压时间转换器(VTC)。在这项工作中考虑的VTC基于饥饿的逆变器拓扑。对VTC的线性,延迟和抖动进行了分析,以促进对电路性能的物理了解。该设计已通过65纳米CMOS技术进行了实验验证。测量结果表明,以5 GHz时钟运行的VTC的输出延迟范围为(pm 25,{text {ps}}),有效位数为4.4(ENOB),输出抖动为(0.5,text) {ps})RMS,同时消耗4 mW的功率。 VTC的输入有效分辨率带宽(ERBW)测得为4.1 GHz,在该带宽上ENOB保持在3.5位以上。相同的VTC工作在7.5 GHz时钟下,从1.2 V电源消耗9.7 mW的功率,ENOB大于3.8位,ERBW大于7 GHz,输出抖动为(0.4,text {ps})RMS,输出延迟范围为(pm 25,text {ps})。 VTC实现了迄今为止报告的任何VTC的最大输入带宽。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号