首页> 外文期刊>Circuits, Devices & Systems, IET >Low-power data encoding/decoding for energy-efficient static random access memory design
【24h】

Low-power data encoding/decoding for energy-efficient static random access memory design

机译:低功耗数据编码/解码,用于节能型静态随机存取存储器设计

获取原文
获取原文并翻译 | 示例
           

摘要

This study presents a new energy-efficient design for static random access memory (SRAM) using a low-power input data encoding and output data decoding stages. A data bit reordering algorithm is applied to the input data to increase the number of 0s that are going to be written into the SRAM array. Using SRAM cells which are more energy-efficient in writing a '0' than a '1' benefits from this, resulting in a reduction in the total power and energy consumptions of the whole memory. The input data encoding is performed using a simple circuit, which is built of multiplexers and inverters. After the read operation, data will be returned back to its initial form using a low-power data decoding circuit. Simulation results in an industrial and a predictive CMOS technology show that the proposed design for SRAM reduces the energy consumption of read and write operations considerably for some standard test images as input data to the memory. For instance, in writing pixels of Lenna test image into this SRAM and reading them back, 15 and 20% savings are observed for the energy consumption of write and read operations, respectively, compared with the normal write and read operations in standard SRAMs.
机译:这项研究提出了一种使用低功耗输入数据编码和输出数据解码阶段的静态随机存取存储器(SRAM)的新型节能设计。数据位重排序算法应用于输入数据,以增加将要写入SRAM阵列的0的数量。使用写入“ 0”比“ 1”更节能的SRAM单元将受益匪浅,从而减少了整个存储器的总功耗和能耗。使用简单的电路执行输入数据编码,该电路由多路复用器和反相器构成。读取操作之后,将使用低功耗数据解码电路将数据恢复为原始格式。工业和预测性CMOS技术的仿真结果表明,针对某些标准测试图像(作为存储器的输入数据),所建议的SRAM设计大大降低了读写操作的能耗。例如,将Lenna测试图像的像素写入此SRAM并进行回读时,与标准SRAM中的正常写入和读取操作相比,写入和读取操作的能耗分别节省了15%和20%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号