...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Single-chip CMOS CCD camera interface based on digitally controlled capacitor-segment combination
【24h】

Single-chip CMOS CCD camera interface based on digitally controlled capacitor-segment combination

机译:基于数字控制电容段组合的单芯片CMOS CCD相机接口

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This work describes a single-chip solution for CMOS charge-coupled device (CCD) camera interface systems. The required gain of the automatic gain control circuit (AGC) in the proposed system is controlled directly by digital bits without conventional extra digital-to-analog (D/A) converters, and the signal-settling behavior is almost independent of AGC gain variations at video speeds. A capacitor-segment combination technique to implement large capacitances considerably improves the effective bandwidth of the AGC based on switched-capacitor techniques. A layout scheme minimizing truncation errors shows AGC matching accuracy better than 0.1%. Nonlinear errors such as offsets in signal paths are automatically measured during black-level correction. The outputs from the AGC are transferred to a 10 b analog-to-digital (A/D) converter integrated on the same chip. The prototype implemented in a 0.5 Μm n-well CMOS process shows the 32 dB AGC dynamic range in 1/8-dB gain steps with 173 mW at 3 V and 25 MHz.
机译:这项工作描述了用于CMOS电荷耦合器件(CCD)相机接口系统的单芯片解决方案。所建议系统中的自动增益控制电路(AGC)所需的增益直接由数字位控制,而无需传统的额外数模(D / A)转换器,并且信号建立行为几乎与AGC增益变化无关以视频速度。基于开关电容器技术,实现大电容的电容器段组合技术可显着提高AGC的有效带宽。使截断误差最小的布局方案显示AGC匹配精度优于0.1%。在黑电平校正期间会自动测量非线性误差,例如信号路径中的偏移。 AGC的输出传输到集成在同一芯片上的10b模数(A / D)转换器。以0.5微米的n阱CMOS工艺实现的原型在3 V和25 MHz下以173 mW的增益以1/8 dB的增益步进显示了32 dB AGC动态范围。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号