...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. II, Express Briefs >Locally Switched and Limited Source-Body Bias and Other Leakage Reduction Techniques for a Low-Power Embedded SRAM
【24h】

Locally Switched and Limited Source-Body Bias and Other Leakage Reduction Techniques for a Low-Power Embedded SRAM

机译:用于低功耗嵌入式SRAM的本地开关和受限的源极体偏置以及其他减少泄漏的技术

获取原文
获取原文并翻译 | 示例

摘要

A low-power embedded SRAM for a large range of applications has been implemented in a standard digital 0.18-μm process. The leakage current in the cells is reduced by using a source-body bias not exceeding the value that guaranties safe data retention, and less leaking nonminimum length transistors. Locally short-circuiting this bias, speed and noise margin loss in active mode is avoided, especially for low supply voltages. The bias is generated internally at the carefully designed equilibrium between cell, switch, and diode limiter leakages averaged over the array. The leakage of the full SRAM, including an optimized periphery, is reduced more than 20 times. Used in an industrial RF transceiver, the measurements confirm its performances.
机译:一种低功耗嵌入式SRAM已通过标准的数字0.18-μm工艺实现。通过使用不超过保证安全数据保留的值的源极-体偏置和较少泄漏的非最小长度晶体管,可以减少单元中的泄漏电流。避免了在有源模式下局部短路这种偏置,速度和噪声裕量损失,特别是对于低电源电压而言。偏置是在阵列上平均的单元,开关和二极管限幅器泄漏之间经过精心设计的平衡时内部产生的。包括优化外设在内的完整SRAM的泄漏减少了20倍以上。这些测量值用于工业RF收发器中,可以确认其性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号