首页> 外文期刊>Circuits and Systems II: Express Briefs, IEEE Transactions on >Strategies for Reducing Decoding Cycles in Stochastic LDPC Decoders
【24h】

Strategies for Reducing Decoding Cycles in Stochastic LDPC Decoders

机译:减少随机LDPC解码器中解码周期的策略

获取原文
获取原文并翻译 | 示例
       

摘要

This brief presents three strategies, including initialization based on Look Up Table (LUT), postprocessing based on bit flipping and hard decision based on the posterior information, to reduce the number of decoding cycles (DCs) for stochastic low-density parity-check decoding. For the standard IEEE 802.3an code, simulation indicates a 73.6% reduction in the average number of DCs with a satisfactory bit error rate. Moreover, hardware implementation shows that the area required for the proposed decoder is significantly reduced.
机译:本简介介绍了三种策略,包括基于查找表(LUT)的初始化,基于位翻转的后处理和基于后验信息的硬决策,以减少用于随机低密度奇偶校验解码的解码周期(DC)的数量。 。对于标准IEEE 802.3an代码,仿真表明,具有令人满意的误码率的DC的平均数量减少了73.6%。此外,硬件实施方案表明,所提出的解码器所需的面积大大减小了。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号